Part Number Hot Search : 
MC44354 NLCV25 TA114E 1G084Q E2180 ZMY20B ST168 11G2H
Product Description
Full Text Search
 

To Download MT28C128516W18DBW-F606P85KBTWT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  products and specifications discussed herein are subject to change by micron without notice. ?? products and specifications dis- cussed herein are for evaluation and reference purposes only and are subject to change by micron without notice. products are only warranted by micron to meet micron' s production data sheet specifications. 09005aef80b10a55 mt28c128564w18d.fm - rev. f pub 2/04 en 1 ?2004 micron technology, inc. all rights reserved. 128mb multibank async/ page or burst flash 16mb/32mb/64mb asyn c/page cellularram flash and cellularram ? combo memory mt28c128516w18/w 30d (advance ?? ) mt28c128532w18/w30d mt28c128564w18/w30d low voltage, wireless temperature features stacked die combo package ? includes two 64mb flash devices  choice of either 16mb, 32mb, or 64mb cellularram ? device basic configuration flash  flexible multibank architecture  4 meg x 16 configuration  async/page/burst interface  support for true concurrent operations with no latency cellularram  low-power, high-density design  1 meg x 16, 2 meg x 16, or 4 meg x 16 configurations async/page interface f_v cc , v cc q, f_v pp , c_v cc voltages  1.70v (min)/1.95v (max) f_v cc , c_v cc  1.70v (min)/2.24v (max) v cc q (w18)  2.20v (min)/3.30v (max) v cc q (w30) 1.80v (typ) f_v pp (in-system program/erase) 12v 5% (hv) f_v pp tolerant (factory programming compatibility) fast programming algorithm (fpa) enhanced suspend options  erase-suspend-to-read within same bank  program-suspend-to-read within same bank  erase-suspend-to-program within same bank each flash contains two 64-bit chip protection registers for security purposes 100,000 erase cycles per block cross-compatible command set support  extended command set  common flash interface (cfi) compliant manufacturer?s identification code (manid) micron ? intel ? ?? mt28c128516w18/w30d is advance status. options flash timing  60ns (w18) 1  70ns (w18/w30) flash burst frequency 66 mhz 1 (w18)  54 mhz (w18/w30) flash boot block configuration top/top top/bottom bottom/top  bottom/bottom cellularram timing  70ns  85ns i/o voltage range  vccq 1.70v?2.24v (w18)  vccq 2.20v?3.30v (w30) manufacturer?s identification code (manid)  micron (0x2ch)  intel (0x89h) operating temperature range  wireless temperature (-25c to +85c) package  77-ball fbga (standard) 8 x 10 grid  77-ball fbga (lead-free) 8 x 10 grid 2 note: 1. contact factory for availability. 2. contact fa ctory for details. a b c d e f g h j k 1 2 3 4 5 6 7 8 top view (ball down) c_vss c_vss f_vpp f_ w p# f_rst# dq10 dq3 dq11 nc f_vcc a19 c_ub# dq2 dq1 dq9 nc vccq a4 a5 a3 a2 a1 a0 c_oe# nc f_ce1# c_vss f_vcc f_clk c_ce# a20 a8 dq13 dq14 dq6 f_vcc vssq a11 a12 a13 a15 a16 f_ce2# f_oe2# vccq c_zz# c_vss f_vcc nc c_ w e# f_ad v # f_we# dq5 dq12 dq4 c_vcc c_vss a18 c_lb# a17 a7 a6 dq8 dq0 f_oe1# nc vssq rfu a9 a10 a14 f _ w ait# dq7 dq15 vccq f_vss a21 figure 1: 77-ball fbga note: balls b6, d5, and f7 are only used for flash burst operation.
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 2 ?2004 micron technology. inc. all rights reserved. table of contents features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 device general description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 flash general description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 flash configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 cellularram general description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 part numbering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 valid part number combinations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 device marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 boot configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 multichip packaging consideratio ns . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 unique ids, state machines, and registers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 command codes. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 read operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 flash reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 wait ball operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 power consumption. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12 data sheet designation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .14 revision history. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 3 ?2004 micron technology. inc. all rights reserved. list of figures figure 1: 77-ball fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 figure 2: flash memory map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6 figure 3: block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 figure 4: part number chart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8 figure 5: 77-ball fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .14
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 4 ?2004 micron technology. inc. all rights reserved. list of tables table 1: ball descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9 table 2: possible boot configurations for flash die . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 table 3: truth table. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 table 4: absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12 table 5: recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12 table 6: capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12 table 7: dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 table 8: cfi . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 table 9: references . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .14
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 5 ?2004 micron technology. inc. all rights reserved. device general description the mt28c128516w18/w30d, mt28c128532w18/ w30d and mt28c128564w18/w30d combination flash and cellularram devices are high-performance, high-density, memory solutions that can significantly improve system performance. this memory solution is comprised of two 64mb flash devices and either a 16mb, 32mb, or 64mb cellularram device. it is important to note that the specifications con- tained in this document supersede the specifications listed in the referenced in dividual flash and cellular- ram data sheets. for all asynchronous/page flash devices, the burst mode specifications in the referenced flash discrete data sheet should be ignored, as they do not pertain to asynchronous/page mode operation. flash general description the flash architecture features a multipartition configuration that supports read-while-program/ erase operations with no latency. a 4mb partition size enables optimal design flexibility. two flash devices are stacked to achieve the 128mb density. each flash die has a dedicated ce# and oe# control, enabling each flash to be independently select- able. the stacked flash devices en able soft protection for blocks, as read only, by configuring soft protection reg- isters with dedicated comma nd sequences. for secu- rity purposes, two user-p rogrammable 64-bit chip protection registers are provided for each flash device. the embedded word program and block erase functions are fully automated by an on-chip write state machine (wsm). an on-chip device status register can be used to monitor the wsm status and determine the progress of the program/erase tasks. each flash device has a read configuration register (rcr) that defines how the flash interacts with the mem- ory bus. for device specifications and additional docu- mentation concerning flash, please refer to the mt28f644w18/w30 data sheet at www.micron.com/ flash. flash configurations each flash memory implements a multibank archi- tecture (16 banks of 4mb each) to allow concurrent operations. any address with in a block address range selects that block for the required read, program, or erase operation. each flash memory features eight 4k-word sectors (8 x 65,536 bits), designated as parameter blocks, and the remaining part is organized in main blocks of 32k words each (524,288 bits). the parameter blocks are addressed either by the low order addresses (bottom boot) or by the higher order addresses (top boot). the two flash devices can be supplied with any combination of top or bottom boot (e.g., top/top, bot- tom/bottom, top/bottom, or bottom/top). please see figures 2 and 3 for more information. cellularram general description the cellularram architecture features high-speed cmos, dynamic random-access memories developed for low-power portable applications the cellularram device is available in either 16mb, 32mb, or 64mb den- sities. to operate seamlessly on a burst flash bus, cellular- ram products have incorporated a transparent self- refresh mechanism. the hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write per- formance. the configuration register (cr) is used to control how refresh is performed on the cellularram array. these registers are automatically loaded with default settings during power-up and can be updated any time during normal operation. special attention has been focused on standby current consumpt ion during self-refresh. cellularram products include three system-acces- sible mechanisms used to minimize standby current. partial array refresh (par) limits refresh to the portion of the memory array being used. temperature com- pensated refresh (tcr) is us ed to adjust the refresh rate according to the ambient temperature. the refresh rate can be decreased at lower temperatures to minimize current consumpt ion during standby. deep power down (dpd) halts the refresh operation alto- gether and is used when no vital information is stored in the device. these three refresh mechanisms are adjusted through the configuration register (cr). for device specifications and additional documenta- tion concerning cellularra m, please refer to the mt45w1mw16pafa, mt45w2mw16pfa, mt45w1ml16pafa, mt45w2ml16pfa mt45w4mw16pfa, and m45w4ml16pfa cellular- ram data sheets at www.micron.com/cellularram .
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 6 ?2004 micron technology. inc. all rights reserved. figure 2: flash memory map note: figure 2 shows a tb (top/bottom) dual flash configuration. parameter blocks ? top boot f_ce2#/f_oe2# controlled upper address space (64mb to 128mb) main main main parameter blocks ? bottom boot f_ce1#/f_oe1# controlled lower address space (0mb to 64mb) main main main
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 7 ?2004 micron technology. inc. all rights reserved. figure 3: block diagram note: 1. for flash burst operation only. c_oe# c_zz# c_ce# c_we# dq0 ? dq15 a0 ? a21 f_we# f_oe1# f_ce1# f_clk 1 f_ wp# f_wait # flash #2 cellularram f_rst# c_ub# c_lb# 4,096k x 16 1,024k x 16 2,048k x 16 4,096k x 16 bank 31 bank 16 c_v cc f_oe2# f_ce2# f_adv# 1 c_v ss flash #1 4,096k x 16 bank 15 bank 0 v cc q v ss q f_v cc f_v ss f_v pp 1
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 8 ?2004 micron technology. inc. all rights reserved. part numbering information micron?s combination memory devices are available with several different comb inations of features (see figure 4). figure 4: par t number chart note: 1. the first character in this field refers to flash die #2. the second character in this field refers to flash die #1. 2. contact factory for availabilty. 3. contact factory for details. 4. burst mode specifications in the referenced flash discrete data sheet are not guaranteed. valid part number combinations after building the part number from the part num- ber chart above, please go to micron?s part marking decoder web site at www.micron.com/decoder to ver- ify that the part number is offered and valid. if the device required is not on th is list, please contact the factory. device marking due to the size of the package, the micron standard part number is not printed on the top of each device. instead, an abbreviated device mark comprised of a five-digit alphanumeric code is used. the abbreviated device marks are cross-referenced to the micron part numbers at www.micron.com/decoder. to vi ew th e location of the abbreviated mark on the device, please refer to customer service note csn-11, ?product mark/ label,? at www.micron.com/csn . mt 28c 1285 64 w18 d fw-f70 p85 bb wt es micron technology flash family 28c = dual-supply flash/cellularram combo density/organization/banks 128 = two 64mb (4,096k x 16) bank x = 5 multibank 32 banks (all banks have the same dimensions) flash access time f60 = 60ns 2 f70 = 70ns cellularram density 16 = 16mb cellularram (1 meg x 16) 2 32 = 32mb cellularram (2 meg x 16) 64 = 64mb cellularram (4 meg x 16) flash read operation w = async/page or burst package code fw = 77-ball fbga (standard) 8 x 10 grid bw = 77-ball fbga (lead-free) 8 x 10 grid 3 operating temperature range wt = wireless (-25oc to +85oc) flash burst frequency none = async/page operation 4 5 = 54 mhz 6 = 66 mhz 2 flash boot block starting address 1 bb = bottom boot/bottom boot bt = bottom boot/top boot tt = top boot/top boot tb = top boot/bottom boot operating voltage range 18 v cc = 1.70v?1.95v v cc q = 1.70v?2.24v 30 v cc = 1.70v?1.95v v cc q = 2.20v?3.30v ce select/special mark d = dual ce flash with aysnchronous cellularram production status blank = production es = engineering samples qs = qualification samples flash manufacturer's identification code none = micron (2ch) k = intel (89h) cellularram access time p70 = 70ns p85 = 85ns
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 9 ?2004 micron technology. inc. all rights reserved. note: 1. tie this ball to v ss for flash asynchronous/page non-latched operation. for latched operation, please refer to the flash discrete data sheet. 2. tie this ball to v ss or v cc for flash asynchronous/page operation. 3. do not use (dnu) for flash asynchronous/page operation. table 1: ball descriptions 77-ball fbga numbers symbol type descriptions f1, e1, d1, c1, a1, b1, e2, d2, e6, c7, d7, a8, b8, c8, e7, d8, e8, c2, a2, a3, d6, a7 a0?a21 input addresses: flash: a0?a21 (2 x 64mb). cellularram: a0?a19 (16mb). cellularram: a0?a20 (32mb). cellularram: a0?a21 (64mb). j1 f_ce1# input flash chip enable #1. f8 f_ce2# input flash chip enable #2. h2 f_oe1# input flash output enable #1. g8 f_oe2# input flash output enable #2. e5 f_we# input flash write enable. d5 f_adv# input flash address valid (burst operation only) 1 . b6 f_clk input flash clock (burst operation only) 2 . e4 f_rst# input flash reset. d4 f_wp# input flash write protect. b2 c_lb# input cellularram lower byte control. e3 c_ub# input cellularram upper byte control. c5 c_we# input cellularram write enable. g1 c_oe# input cellularram output enable. c6 c_ce# input cellularram chip enable. j8 c_zz# input cellularram deep sleep mode and configuration mode. g2, g3, f3, g4, h5, f5, h6, g7, f2, h3, f4, h4, g5, f6, g6, h7 dq0?dq15 i/o flash/cellularram da ta input/output. f7 f_wait# output flash wait# (burst operation only) 3 . see ?wait ball operation? on page 10. k7 f_v ss supply flash core ground. c4 f_v pp supply flash v pp . a5, a6, j6, k4, f_v cc supply flash core power supply. a4, b4, k1, k5, k8 c_v ss supply cellularram core ground. j5 c_v cc supply cellularram core power supply. h8, j7, k3, v cc q supply flash/cellularram i/o supply. k2, k6 v ss q supply flash/cellularram i/o ground. b5, h1, j2, j3, j4 nc ? no connect. not interna lly connected to the die. b7 rfu ? reserved for future use (a22). b3, c3, d3 ? ? ball not mounted. reserved fo r future use (a23, a24, a25).
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 10 ?2004 micron technology. inc. all rights reserved. boot configurations the possible configurations for flash die are shown in table 2 below. this table shows the possible config- urations of the two flash de vices for either top boot or bottom boot: f_ce1# and f_ce2# indicate to which flash die the configuration is referred. multichip packaging considerations multichip packaging presents unique chal- lenges when controlling complex memory devices. the mt28c128516w18/w30, mt28c128532w18/ w30d and mt28c128564w18/w30d devices com- bine two micron flash devices with a single cellular- ram device. unique ids, state machines, and registers each flash device has a separate command state machine (csm) and status register (sr) and read con- figuration register (rcr). the read configuration regis- ter (rcr) settings are separate and can be different for the upper and lower device. each flash device has its own otp, cfi, and device code. depending on the boot configuration of each flash device, the otp, cfi, and device code information may differ. both flash devices will share the same manid, either micron (0x2ch) or intel (0x89h), which is defined by the part number. the cellularram has a conf iguration register (cr) that defines how the device performs self refresh. command codes all flash command codes are independent within each device. care must be taken when crossing the array boundary between the upper and lower flash and the cellularram to ensure that only one device is enabled at one time. in a two-cycle command sequence such as word program (0x40/data), it is required that both com- mands be issued to the same device. it is not recommended that simultaneous read, simultaneous write, or simultaneous erase operations occur on both flash devices. read operation all read operations are limited to the address boundaries of each device. a new read operation must be started when crossing a device boundary. flash reset the reset control is shared by both flash die. bringing f_rst# control low will reset both the upper and lower device. wait ball operation the wait ball polarity for both flash devices is con- figured by programming bit 10 in the read configura- tion register (rcr). the default setting for the wait ball is active low. both flash devices should be con- figured to the same active logic level. power consumption multiple chip packaging requires that power calculations consider the active operation of the upper and lower flash as well as that of the cellu- larram. total power consumed will be the sum of the currents associated with the state of each device. table 2: possible boot configurations for flash die configuration f_ce2# f_ce1# order code top/top top top tt top/bottom top bottom tb bottom/top bottom top bt bottom/bottom bottom bottom bb
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 11 ?2004, micron technology, inc. all rights reserved. note: 1. wait status is only valid for burst mode operation. wait should be ignored for all other operating modes. 2. not used in asynchronous/page non-latche d operation. for latched operation, please refer to the flash discrete data sheet. 3. not used in asynch ronous/page operation. table 3: truth table modes flash signals cellularram signals memory output f_ce1# f_ce2# f_oe1# f_oe2# f_we# f_rst# f_adv# 2 f_wait# 3 c_ce# c_zz# c_oe# c_ub/lb# c_we# memory bus control dq0? dq15 flash f_ce1# read lhl xhh l active 1 cellularram memory must be in high-z flash d out write l h h x l h x asserted flash d in standby hx x xxh xhigh-z cellularrammemory any mode allowable other high-z output disable lxhxhh x active 1 other high-z reset x x x x x l x high-z none high-z flash f_ce2# read hl x lhh l active 1 cellularram memory must be in high-z flash d out write h l x h l h x asserted flash d in standby xhx xxh xhigh-z cellularram memory any mode allowable other high-z output disable xlxhhh x active 1 other high-z reset x x x x x l x high-z none high-z cellularram memory read flash must be in high-z lhl l h cellular ram d out write lhh l l cellular ram d in standby flash any mode allowable hh x x xotherhigh-z output disable lhh x hotherhigh-z deep sleep mode hl x x xotherhigh-z
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 12 ?2004 micron technology. inc. all rights reserved. electrical specifications note: 1. stresses greater than those listed in table 4 may cause perma nent damage to the device. th is is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sec- tions of this specification is not impl ied. exposure to absolute maximum rati ng conditions for ex tended periods may affect reliability. 2. see technical note tn-00-15, ?recommended soldering techniques,? for more information. table 4: absolute maximum ratings note 1 parameters/conditions min max units notes operating temperature range -25 +85 c storage temperature range -55 +125 c soldering cycle +260 c 2 table 5: recommended operating conditions parameter symbol min typ max units v cc supply voltage (f_v cc and c_v cc ) v cc 1.70 ? 1.95 v i/o supply voltage vccq (w18) 1.70 ? 2.24 v vccq (w30) 2.20 3.30 table 6: capacitance t a = +25 c; f = 1 mhz parameter/condition symbol typ max units input capacitance c in 13 17 pf output capacitance c out 18 20 pf clock capacitance c clk 22 23 pf
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 13 ?2004 micron technology. inc. all rights reserved. note: 1. c_zz# ball low, cr4 bit in the cellularram configuration register set to zero. measured at 25c, this standby cur- rent is the sum of the flash standby current and the cellularram deep-power down mode current. 2. i cces and i ccws values are valid when the device is deselect ed. any read operation pe rformed while in suspend mode will have an additional cu rrent draw of suspend current. 3. automatic power save (aps) mode reduces i cc to approximately i ccs levels. 4. currents are measured using cellularram full array self-r efresh. currents may be furth er reduced by using the tcr or par features. table 7: dc characteristics it is important to note that the specifications contained in this document supersede the specifications listed in the referenced individual flash and cellularram data sh eets. all currents are in rms unless otherwise noted. parameter symbol w18/w30 units notes typ max v cc standby current with 16mb cellularram device with 32mb cellularram device with 64mb cellularram device i ccs 140 160 170 a 4 v cc standby current with cellularram device in deep power-down (dpd) mode with 16mb cellularram device with 32mb cellularram device with 64mb cellularram device i sbzz 60 60 60 a 1, 4 v cc program suspend current with 16mb cellularram device with 32mb cellularram device with 64mb cellularram device i ccws 140 160 170 a 2, 4 v cc erase suspend current with 16mb cellularram device with 32mb cellularram device with 64mb cellularram device i cces 140 160 170 a 2, 4 v cc automatic power save current with 16mb cellularram device with 32mb cellularram device with 64mb cellularram device i ccaps 140 160 170 a 3, 4 table 8: cfi it is important to note that the specifications contained in this document supersede the specifications listed in the referenced individual flash and cellularram data sheets. offset data description 78 16mb: 0010 cellularram density 32mb: 0020 64mb: 0040
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice.. mt28c128564w18d.fm - rev. f pub 2/04 en 14 ?2004 micron technology, inc all rights reserved. ? 8000 s. federal way, p.o. box 6, boise, id 83707-0006, tel: 208-368-3900 e-mail: prodmktg@micron.com, internet: http://www .micron.com, customer comment line: 800-932-4992 micron, the m logo, and the micron logo are trademarks of micron technology, inc. cell ularram is a trademark of micron technolo gy, inc., inside the u.s. and a trademark of infineon technologies outside the u.s. all other trademarks are the property of their respective ow ners. figure 5: 77-ball fbga note: 1. all dimensions in millimeters. data sheet designation production: this data sheet contains minimu m and maximum limits specified over the complete power supply and temperature range for production devices. although considered final, these specifications are subject to change, as further product development and data characteri zation sometimes occur. production designation ap plies to mt28c128532w18/ w30d and mt28c128564w18/w30d only . advance: this data sheet contains in itial descriptions of products still under development. ad vance designation applies to mt28c128516w18/w30d only. for additional documentation concerning flash and cellula rram features, functional descriptions, programming, and timing, please refer to the table below. ball a1 id 1.025 0.075 seating plane 0.10 c c 1.40 max ball a8 ball a1 id 0.80 typ 0.80 typ 2.80 0.05 5.60 ball a1 8.00 0.10 4.00 0.05 solder ball diameter refers to post reflow condition. the pre-reflow diameter is ? 0.35mm on a 0.30mm smd ball pad. 77x ? 0.35 solder ball material: eutectic 62% sn, 36% pb, 2% ag mold compound: epoxy novolac substrate: plastic laminate 7.20 3.60 0.05 5.00 0.05 10.00 0.10 c l c l table 9: references device part number link flash mt28f644w18/w30 www.micron.com/flash cellularram mt45w1mw16pafa, mt45w2mw16pfa, mt45w1ml16pafa, mt45w2ml16pfa mt45w4mw16pfa, m45w4ml16pfa www.micron.com/cellularram
128mb multibank async/ page or burst flash 32mb/64mb async/page cellularram combo 09005aef80b10a55 micron technology, inc., reserves the right to change products or specifications without notice. mt28c128564w18d.fm - rev. f pub 2/04 en 15 ?2004 micron technology. inc. all rights reserved. revision history rev f, production.............................................................................................................. ...............................................2/04  removed preliminary status/designation  updated notes on f_clk and f_adv balls  updated standby current specifications in the dc characteristics table rev e, preliminary ............................................................................................................. ............................................12/03  modified the part numbering chart to allow for async/page flash devices rev d, preliminary............................................................................................................. ............................................11/03  added 16mb cellularram memory rev c, preliminary............................................................................................................. ............................................10/03 rev b, advance................................................................................................................. ................................................7/03  included w30 specification added intel manid variant  updated mechanical information  table 8 (cfi) clarification original document, rev. a ...................................................................................................... ........................................5/03


▲Up To Search▲   

 
Price & Availability of MT28C128516W18DBW-F606P85KBTWT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X